| Reg. No. : |  |  |  |  |  |
|------------|--|--|--|--|--|
| 8          |  |  |  |  |  |

**Question Paper Code: 42274** 

## M.E. DEGREE EXAMINATION, MAY 2015.

**Second Semester** 

VLSI Design

## 14PVL204 – REAL TIME EMBEDDED SYSTEMS

(Regulation 2014)

|                             | Duration: Three hours                                                     |                                                                                    |                      |                 | Maximum: 100 Marks |  |  |
|-----------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|-----------------|--------------------|--|--|
|                             |                                                                           | Answer A                                                                           | ALL Que              | estions.        |                    |  |  |
|                             |                                                                           | PART A -                                                                           | $(5 \times 1 = 1)$   | 5 Marks)        |                    |  |  |
| 1.                          | In object and class relat                                                 | a object and class relationship a complex object made of smaller objects describes |                      |                 |                    |  |  |
|                             | (a) Association                                                           | (b) Generalizat                                                                    | ion                  | (c) Aggregation | (d) Composition    |  |  |
| 2.                          | In PIC16F microcontroller the program counter has                         |                                                                                    |                      |                 |                    |  |  |
|                             | (a) 4 bits                                                                | (b) 8 bits                                                                         |                      | (c) 12 bits     | (d) 13 bits        |  |  |
| 3.                          | Control of the CAN bus is arbitrated using a technique called             |                                                                                    |                      |                 |                    |  |  |
|                             | (a) CSMA                                                                  | (b) CSMA/CD                                                                        |                      | (c) CSMA/AMP    | (d) Token ring     |  |  |
| 4.                          | EDF is a                                                                  |                                                                                    |                      |                 |                    |  |  |
| (a) Dynamic priority scheme |                                                                           | (b) Stat                                                                           | ic priority scheme   |                 |                    |  |  |
|                             | (c) Priority policy                                                       |                                                                                    | (d) Co               | ntext switching |                    |  |  |
| 5.                          | In CRC card the logical groupings of data and functionality is defined as |                                                                                    |                      |                 |                    |  |  |
| (a) Classes                 |                                                                           |                                                                                    | (b) Responsibilities |                 |                    |  |  |
|                             | (c) Collaborators                                                         |                                                                                    | (d) UM               | <b>I</b> L      |                    |  |  |

## PART - B (5 x 3 = 15 Marks)

| 6. Mention the challenges in embedded computing syst       | rem design.                             |
|------------------------------------------------------------|-----------------------------------------|
| 7. Write short notes on Busy-wait I/O.                     |                                         |
| 8. List the features of the I <sup>2</sup> C bus.          |                                         |
| 9. What is offline versus online scheduling?               |                                         |
| 10. What are the types of requirements? List out its basic | c characteristics.                      |
| PART - C (5 x $16 = 80 \text{ N}$                          | Marks)                                  |
| 11. (a) Summarize the major steps in the embedded syst     | tem design process. (16)                |
| Or                                                         |                                         |
| (b) Explain in detail the various steps involved in de     | esign of a model train controller. (16) |
| 12. (a) Discuss in detail about data operations and flow   | of control in ARM processors. (16)      |
| Or                                                         |                                         |
| (b) Describe in detail about the design of an alarm c      | lock. (16)                              |
| 13. (a) Write notes on                                     |                                         |
| (i) CAN bus structure                                      | (10)                                    |
| (ii) Myrinet                                               | (6)                                     |
| Or                                                         |                                         |
| (b) Illustrate the scheduling and allocation in distrib    | uted embedded system. (16)              |
| 14. (a) Explain the weighted Round Robin scheduling a      | lgorithm in detail. (16)                |
| Or                                                         |                                         |
| (b) Discuss in detail about the EDF scheduling algo-       | rithm. (16)                             |
| 15. (a) (i) With neat sketch explain spiral model of sof   | tware design. (6)                       |
| (ii) Discuss in detail about quality assurance tec         | hniques. (10)                           |
| Or                                                         |                                         |
| (b) Explain about the hardware and software design         | of set-top boxes. (16)                  |
|                                                            |                                         |