| Reg. No.: |  |  |  |  |  |
|-----------|--|--|--|--|--|

## **Question Paper Code: 46503**

## B.E. / B.Tech. DEGREE EXAMINATION, MAY 2018

## Sixth Semester

|                       |                                                                                                                                                                                                                                                          | Electronics and Ins | strumentation Engi | neering                                                                         |         |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|---------------------------------------------------------------------------------|---------|--|--|--|
|                       | 14UEI603                                                                                                                                                                                                                                                 | - REAL TIME EMBI    | EDDED SYSTEM       | S ARCHITECTURE                                                                  |         |  |  |  |
|                       |                                                                                                                                                                                                                                                          | (Regu               | ulation 2014)      |                                                                                 |         |  |  |  |
| Duration: Three hours |                                                                                                                                                                                                                                                          |                     |                    | Maximum: 100 Mark                                                               |         |  |  |  |
|                       |                                                                                                                                                                                                                                                          | Answer              | ALL Questions      |                                                                                 |         |  |  |  |
|                       | PART A - $(10 \times 1 = 10 \text{ Marks})$                                                                                                                                                                                                              |                     |                    |                                                                                 |         |  |  |  |
| 1.                    | The 8051 has                                                                                                                                                                                                                                             | 16-bit counter      | timers.            |                                                                                 |         |  |  |  |
|                       | (a) 1                                                                                                                                                                                                                                                    | (b) 2               | (c) 3              | (d) 4                                                                           |         |  |  |  |
| 2.                    | In 8051 which interrupt has highest priority?                                                                                                                                                                                                            |                     |                    |                                                                                 |         |  |  |  |
|                       | (a) IE1                                                                                                                                                                                                                                                  | (b) TF0             | (c) IE0            | (d) TF1                                                                         |         |  |  |  |
| 3.                    | What is the orde instruction?                                                                                                                                                                                                                            | r decided by a proc | essor or the CPU   | of a controller to exe                                                          | cute an |  |  |  |
|                       | <ul><li>(a) decode, fe</li><li>(c) fetch, exec</li></ul>                                                                                                                                                                                                 |                     | , ,                | <ul><li>(b) execute, fetch, decode</li><li>(d) fetch, decode, execute</li></ul> |         |  |  |  |
| 4.                    | Abbreviate CISC                                                                                                                                                                                                                                          | and RISC            |                    |                                                                                 |         |  |  |  |
|                       | <ul><li>(a) Complete Instruction Set Computer, Reduced Instruction Set Computer</li><li>(b) Complex Instruction Set Computer, Reduced Instruction Set Computer</li><li>(c) Complex Instruction Set Computer, Reliable Instruction Set Computer</li></ul> |                     |                    |                                                                                 |         |  |  |  |

- (d) Complete Instruction Set Computer, Reliable Instruction Set Computer
- 5. The Width of a processor's data path is measured in bits. Which of the following are common data paths?
  - (a) 8 bits (b) 12 bits (c) 16 bits (d) 32 bits

| 6.  | Which computer memory is used for processed by the CPU?                                | or storing programs and data currently                 | being    |  |  |  |  |
|-----|----------------------------------------------------------------------------------------|--------------------------------------------------------|----------|--|--|--|--|
|     | <ul><li>(a) Mass memory</li><li>(c) Non-volatile memory</li></ul>                      | <ul><li>(b) Internal memory</li><li>(d) PROM</li></ul> |          |  |  |  |  |
| 7.  | Deadline-driven constraints so called                                                  |                                                        |          |  |  |  |  |
|     | (a) Reality-time constraints                                                           | (b) Real-time constraints                              |          |  |  |  |  |
|     | (c) Real-data constraints                                                              | (d) None of these                                      |          |  |  |  |  |
| 8.  | 8. Processor must accept and process frame before next frame arrives, typically called |                                                        |          |  |  |  |  |
|     | (a) Hard real-time systems                                                             | (b) Real-time constraints                              |          |  |  |  |  |
|     | (c) Real-data constraints                                                              | (d) Soft real-time systems                             |          |  |  |  |  |
| 9.  | Two partitions must be insulated to pre such floating-point operations are called      | event operations on one half from affecting            | g other, |  |  |  |  |
|     | (a) Single-instruction operation                                                       | (b) Vector operation                                   |          |  |  |  |  |
|     | (c) Paired single operations                                                           | (d) Fetch operation                                    |          |  |  |  |  |
| 10. | Which of these is a digital input device?                                              | ?                                                      |          |  |  |  |  |
|     | (a) pressure sensor                                                                    | (b) servo                                              |          |  |  |  |  |
|     | (c) button                                                                             | (d) potentiometer                                      |          |  |  |  |  |
|     | PART - B (S                                                                            | $5 \times 2 = 10 \text{ Marks}$                        |          |  |  |  |  |
| 11. | List the features of 8051.                                                             |                                                        |          |  |  |  |  |
| 12. | List the various registers used in 8051.                                               |                                                        |          |  |  |  |  |
| 13. | What is an embedded system?                                                            |                                                        |          |  |  |  |  |
| 14. | What do you meant by bus arbitration?                                                  |                                                        |          |  |  |  |  |
| 15. | What is the difference between mutexes                                                 | and semaphores?                                        |          |  |  |  |  |
|     | PART - C (5                                                                            | x 16 = 80  Marks                                       |          |  |  |  |  |
| 16. | (a) Explain with a neat block diagram t                                                | he architecture of 8051 microcontroller.               | (16)     |  |  |  |  |
|     |                                                                                        | Or                                                     |          |  |  |  |  |
| (b) | Explain the different addressing modes                                                 | of 8051 microcontroller.                               | (16)     |  |  |  |  |
| 17. | (a) Explain about Data transfer, control                                               | & I/O instructions of 8051 Micro controll              | er.      |  |  |  |  |
|     | , , , , , , , , , , , , , , , , , , , ,                                                |                                                        | (16)     |  |  |  |  |
|     |                                                                                        |                                                        |          |  |  |  |  |

|     | (b) | Describe with a neat diagram the stepper motor control using microcontroller. | (16) |
|-----|-----|-------------------------------------------------------------------------------|------|
| 18. | (a) | Explain in detail about design process of an embedded system.                 | (16) |
|     |     | Or                                                                            |      |
|     | (b) | Describe in detail about the types of memory used in embedded system.         | (16) |
| 19. | (a) | Explain about Timer and counting devices.                                     | (16) |
|     |     | Or                                                                            |      |
|     | (b) | Explain in detail about ISA bus.                                              | (16) |
| 20. | (a) | Explain about Non maskable interrupts.                                        | (16) |
|     |     | Or                                                                            |      |
|     | (b) | Explain in detail about the interrupt latency and deadline.                   | (16) |
|     |     |                                                                               |      |