

|           | 1 |  |  | : |  |  |
|-----------|---|--|--|---|--|--|
| Reg. No.: |   |  |  |   |  |  |

## Question Paper Code: 60393

## B.E./B.Tech. DEGREE EXAMINATION, NOVEMBER/DECEMBER 2016.

## Sixth Semester

Computer Science and Engineering

CS 2354/CS 64/10144 CS 604 — ADVANCED COMPUTER ARCHITECTURE (Regulations 2008/2010)

Time: Three hours

Maximum: 100 marks

Answer ALL questions.

 $PART A - (10 \times 2 = 20 \text{ marks})$ 

- 1. What is named dependence?
- 2. Prediction accuracy is 80% (for instruction in the buffer). Hit rate in the buffer is 90% (for branch prediction taken). Compute the branch penalty.
- 3. Differentiate between VLIW and EPIC Processors.
- 4. Write about the Register Stack Mechanism in IA-64 Register model.
- 5. What are the advantages of MIMD multiprocessors?
- 6. What is the importance of memory consistency model?
- 7. What is cache miss and cache hit?
- 8. What is the bus master?
- 9. What is meant by simultaneous multithreading?
- 10. What are the advantages of CMP architectures?

PART B — 
$$(5 \times 16 = 80 \text{ marks})$$

- 11. (a) (i) With a neat diagram explain the Tomasulo-based processor. (10)
  - (ii) Briefly explain the dynamic branch prediction techniques. (6)

Or

(b) (i) Consider the following code and assume that the multiply instruction has a latency of 5, the divide instruction a latency of 10 and the add instruction latency is 2. Also assume that there are separate functional units for effective address calculations, for ALU operations, and for branch condition evaluation. For a Speculative processor, create a table showing when each instruction issues, executes, write the result and commits, for one iteration of the loop and for atleast two instructions from the second iteration. Assume one CDB and that only one instruction can commit per cycle. (10)

 $LD F_4$ ,  $O(R_2)$ ADD  $F_0$ ,  $F_0$ ,  $F_2$ MUL F<sub>4</sub>, F<sub>4</sub>, F<sub>2</sub> DIV F<sub>0</sub>, F<sub>0</sub>, F<sub>4</sub>  $SD O(R_2), F_0$ ADDI R<sub>1</sub>, R<sub>1</sub>, #8 ADDI R<sub>2</sub>, R<sub>2</sub>, #8 SUBI R<sub>3</sub>, R<sub>3</sub>, #1 BNEZ R<sub>3</sub>, loop. Discuss the basic compiler techniques for exposing ILP. (ii) (6) Discuss about Itanium processor and its IA 64 Instruction Set 12. (a) architecture. Or (b) What is speculative execution? Compare and contrast hardware and software speculation mechanisms. Discuss about the different models for memory consistency. 13. Or Define synchronization and explain the different mechanisms employed (b) for synchronization among processors. Explain the various hit time reduction techniques 14. (a) (8) Explain the RAID architecture in detail. (ii)(8) Or What are the categories of cache misses? Explain the various techniques (b) available for reducing cache miss rate. (16)**15**. various techniques for hardware multithreading (a) Describe detail. (8)Explain single chip multiprocessor architecture with the help of (ii)diagram. (8) Discuss about the major challenges and issues in the design of multi-core architectures.

 $LD F_0$ ,  $O(R_1)$ 

Loop: