Question Paper Code: 51540 ## B.E./B. Tech. DEGREE EXAMINATION, MAY/JUNE 2016 #### Seventh Semester ## Electrical and Electronics Engineering ### EI 2403/EI 73 - VLSI DESIGN # (Common to Instrumentation and Control Engineering/Electronics and Instrumentation Engineering) (Regulations 2008) (Also common to 10144 EC 605 – VLSI Design for B.E. (Part-Time) Seventh Semester EEE – Regulations 2010) Time: Three Hours Maximum: 100 Marks ## Answer ALL questions. $PART - A (10 \times 2 = 20 Marks)$ - 1. Define drain punchthrough. - 2. Mention the problems caused if the gate oxide layer of MOS transistors is very thin. - 3. What are the drawbacks of NMOS inverters compared with CMOS inverters? - 4. Write the pull up/pull down ratio required when an inverter is driven through pass transistors. - 5. Name any one fast adder and fast multiplier. - 6. Implement Y = (A + B) (C + D) using NOR-NOR logic. - 7. What are the different ways to program the PAL? - 8. Define FSM. - 9. Write the behavioral VHDL code for a SR latch. - 10. Write a structural VHDL code for a 4:1 MUX. 1 ## $PART - B (5 \times 16 = 80 Marks)$ Draw and explain the steps involved in the fabrication of NMOS transistor. . Discuss the additional steps required for CMOS fabrication with suitable (16)diagrams. OR Write the equations for the NMOS transistor current in different regions of (b) (1)operation and explain. Discuss the effects of channel length modulation on **(8)** the current equations. Draw and explain the small signal model for NMOS transistors. **(8)** (11)Draw the stick diagram and layout of a NMOS inverter. 12. **(8)** (a) (1)Explain the operation of an inverting and a noninverting NMOS superbuffer. **(8)** OR Draw and explain the operation of a BiCMOS inverter and a two input (b) BiCMOS NOR gate. (4+6)Give a brief note on the theory and design of pass transistor logic. **(6)** (ii)Draw the circuit of 2 input NAND gate using static CMOS design and 13. (a) explain. **(8)** Explain in detail about the working principle of $4 \times 4$ barrel shifter. **(8)** (ii)OR Explain the different CMOS implementation of 4 to 1 multiplexer. (b) **(16)** Compare PLA and PAL devices. • 14. (a) **(6)** (1) Discuss the finite state machine implementation of BCD to Excess 3 code (ii)converter in PLA. (10)OR Describe the architecture of FPGA with Configurable Logic Block and (b) Programmable interconnect technology. 15. Write the behavioral and structural VHDL code and test bench program for a JK Flip-flop. OR Write a behavioral VHDL code and test bench program for a 4-bit synchronous (b) 2 gray code counter.