| Reg. No.: |  |  |  |  |  |  |  |  |  |  |
|-----------|--|--|--|--|--|--|--|--|--|--|
|-----------|--|--|--|--|--|--|--|--|--|--|

## **Question Paper Code: 42207**

## B.E. / B.Tech. DEGREE EXAMINATION, DEC 2020

## **Second Semester**

Computer Science and Engineering

## 14UCS207 – DIGITAL PRINCIPLES AND SYSTEM DESIGN

(Common to Information Technology)

(Regulation 2014)

| Duration: 1.15 hrs                            | Maximum: 30 Marks                |                |  |  |  |  |
|-----------------------------------------------|----------------------------------|----------------|--|--|--|--|
| PART A -                                      | $(6 \times 1 = 6 \text{ Marks})$ |                |  |  |  |  |
| (Answer any six of                            | f the following questions)       |                |  |  |  |  |
| 1. The output of an AND gate is LOW           | •                                |                |  |  |  |  |
| (a) when any input is LOW                     | (b) when any input is HIGH       |                |  |  |  |  |
| (c) when all inputs are HIGH                  | (d) all the time                 |                |  |  |  |  |
| 2. When used with an IC, what does the term   | n "QUAD" indicate?               |                |  |  |  |  |
| (a) 4 circuits (b) 2 circuits                 | (c) 8 circuits                   | (d) 6 circuits |  |  |  |  |
| 3. Which of the following expressions is in t | he sum-of-products (SOP) form    | n?             |  |  |  |  |
| (a) $AB + CD$ (b) $AB(CD)$                    | (c) (A+B)(C+D)                   | (d)(A)B(CD)    |  |  |  |  |
| 4. The systematic reduction of logic circuits | is accomplished by:              |                |  |  |  |  |
| (a) symbolic reduction                        | (b) using Boolean algebra        |                |  |  |  |  |
| (c) TTL logic                                 | (d) using a truth table          |                |  |  |  |  |

- 5. A demultiplexer is used to \_\_\_\_\_
  - (a) perform arithmetic division
  - (b) select data from several inputs and route it to a single output
  - (c) steer the data from a single input to one of the many outputs
  - (d) perform parity checking

| 6.          | An EPROM                                                                                                                                                                                                   |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|             | (a) is of random – access type (b) is non – volatile                                                                                                                                                       |  |  |  |
|             | (c) is programmable (d) has all the above requirements                                                                                                                                                     |  |  |  |
| 7.          | The basic shift register operations are                                                                                                                                                                    |  |  |  |
|             | (a) serial in serial out (b) serial in parallel out                                                                                                                                                        |  |  |  |
|             | (c) parallel in serial out (d) all of the above                                                                                                                                                            |  |  |  |
| 8. I        | or which of the following flip-flop the output clearly defined for all combinations of two nputs?                                                                                                          |  |  |  |
|             | (a) Q type flip-flop (b) R S type flip-flop                                                                                                                                                                |  |  |  |
|             | (c) J K flip-flop (d) T flip-flop                                                                                                                                                                          |  |  |  |
| 9. <b>C</b> | ombinations that are not listed for input variables are                                                                                                                                                    |  |  |  |
|             | (a) overflows (b) carry (c) dont cares (d) zero bits                                                                                                                                                       |  |  |  |
| 10.         | f two systems have different codes then circuit inserted between them is                                                                                                                                   |  |  |  |
|             | <ul><li>(a) sequential circuit</li><li>(b) combinational circuit</li><li>(c) combinational sequence circuit</li><li>(d) conversion circuit</li></ul>                                                       |  |  |  |
|             | PART – B (3 x 8= 24 Marks)                                                                                                                                                                                 |  |  |  |
|             | (Answer any three of the following questions)                                                                                                                                                              |  |  |  |
| 11.         | Find the Minimized logic function using K-Maps and Realize sing NAND and NOR gate. $F(A,B,C,D) = \sum m(1,3,5,8,9,11,15) + d(2,13)$ (8)                                                                    |  |  |  |
| 12.         | Analyze the function of Binary multiplier with neat diagram. (8                                                                                                                                            |  |  |  |
| 13.         | Implement the following Boolean function with a 4:1 multiplexer and external gates. $F(A, B, C, D) = \sum (1, 3, 4, 11, 12, 13, 14, 15). \tag{8}$                                                          |  |  |  |
| 14.         | A sequential circuit has two flip flops (A and B), two inputs (x and y) and an output (Z). The flip flop input functions and the circuit output function are as follows. $JA = XB + y'B \qquad KA = xy'B'$ |  |  |  |

Obtain the logic diagram; sate table, state diagram and state equations.

JB = xA'

Z = xyA + x'y'B

KB = xy' + A

(8)

Design an asynchronous sequential circuit with two inputs *X* and *Y* and with one output *Z*. Whenever *Y* is 1, input *X* is transferred to *Z*. When *Y* is 0, the output does not change for any change in *X*. Use D- Flip flop for implementation of the circuit. (8)