|     |                                                                               | Reg. No. :     |                 |         |        |       |     |       |          |        |      |        |      |
|-----|-------------------------------------------------------------------------------|----------------|-----------------|---------|--------|-------|-----|-------|----------|--------|------|--------|------|
|     |                                                                               |                |                 |         |        |       |     |       | <u> </u> |        |      |        | I    |
|     |                                                                               | Question P     | aper            | Cod     | e: 5   | 320   | 3   |       |          |        |      |        |      |
|     | <b>B.E.</b> /                                                                 | B.Tech. DEGREE | EEXA            | MINA    | TIO    | N, A  | PRI | L 20  | 19       |        |      |        |      |
|     |                                                                               | Thi            | rd Ser          | nester  |        |       |     |       |          |        |      |        |      |
|     |                                                                               | Computer Sci   | ience a         | and Er  | igine  | ering | 3   |       |          |        |      |        |      |
|     | 15UCS303 -                                                                    | COMPUTER ORC   | GANIZ           | ZATIC   | DN A   | ND    | ARC | CHIT  | ЕСТ      | URI    | Ξ    |        |      |
|     |                                                                               | (Common to In  | ıforma          | tion T  | 'echn  | olog  | y)  |       |          |        |      |        |      |
|     |                                                                               | (Reg           | gulatio         | n 2013  | 5)     |       |     |       |          |        |      |        |      |
| Dur | uration: Three hours Maximum:                                                 |                |                 |         |        |       |     | : 100 | ) Ma     | rks    |      |        |      |
|     |                                                                               | Answer         | ALL             | Quest   | ions   |       |     |       |          |        |      |        |      |
|     |                                                                               | PART A -       | - (5 x 1        | l = 5 N | Aark   | s)    |     |       |          |        |      |        |      |
| 1.  | The addressing mode used in an instruction of the form ADD (R2) ,R0, is       |                |                 |         |        |       |     |       |          |        |      | CO     | 1- U |
|     | (a) direct                                                                    | (b) Indirect   |                 | (c) ab  | solu   | te    |     |       |          | (d) n  | one  | of the | ese  |
| 2.  | register keeps track of the execution of a program                            |                |                 |         |        |       |     |       |          |        |      | CO     | 1- R |
|     | (a) IR                                                                        | (b) MAR        |                 | (c) PO  | 2      |       |     |       |          | (d) N  | /IBR |        |      |
| 3.  | MAR corresponds to                                                            |                |                 |         |        |       |     |       |          |        |      | CO     | 1-R  |
|     | (a) Address                                                                   | (b) Data       |                 | (c) cc  | ontrol | l     |     |       |          | (d) n  | one  | of th  | ese  |
| 4.  | Single precision Floating point numbers are represented in                    |                |                 |         |        |       |     |       |          | CO2- R |      |        |      |
|     | (a) 16 bits                                                                   | (b) 32 bits    |                 | (c) 48  | 8 bits |       |     |       |          | (d) n  | one  | of th  | ese  |
| 5.  | replacement algorithm overwrite the block which is not referred for long time |                |                 |         |        |       |     |       | ed       |        |      | CO     | 4- R |
|     | (a) LRU                                                                       | (b) LILO       |                 | (c) Ll  | FO     |       |     |       |          | (d) n  | one  | of the | ese  |
|     |                                                                               | PART – B       | <b>B</b> (5 x 3 | 3= 15N  | Mark   | s)    |     |       |          |        |      |        |      |
| 6.  | List any three addressing modes with examples.                                |                |                 |         |        |       |     |       |          | CO1- U |      |        |      |
| 7.  | Determine the mechanism to convert parallel adder Fast adder.                 |                |                 |         |        |       |     |       | CO2 -U   |        |      |        |      |
| 8.  | Show the working of Booths algorithm for 01010 as Multiplier.                 |                |                 |         |        |       |     |       | CO2- App |        |      |        |      |
| 9.  | List the different mapping techniques used in Cache memory.                   |                |                 |         |        |       |     |       | CO4- U   |        |      |        |      |
| 10. | Define : Spatial locality and Temporal locality.                              |                |                 |         |        |       |     |       | CO4- U   |        |      |        |      |

11. (a) List the different addressing modes and explain them with CO1-U (16) suitable examples

Or

- (b) With suitable block diagram discuss the functional units of a CO1-U (16) computer in detail.
- 12. (a) Draw the flowchart and Hardware for the Booths multiplication CO2 -App (16) algorithm. Calculate the product of the signed8-bit integers 75 and -15 using the Booths multiplication Algorithm. You should show the contents of each register in each step.
  - Or
  - (b) Draw the flowchart for the Binary division algorithm for CO2- App (16) unsigned numbers Calculate 74 divided by 20 using the hardware using the restoring Division. You should show the contents of each register on each step. Assume both inputs are unsigned 8-bit integers.
- 13. (a) Explain the need for multiple execution units and out of order CO3 -U (16) execution in Superscalar processor.

Or

 (b) (i) Examine the impact of 2 state and 4 state algorithm in dynamic CO3- Ana (8) Branch prediction .

(ii) Discuss in detail about Data hazard with suitable example and CO3- U (8) provide the hardware approach to handle the hazard,

- 14. (a) Discuss in detail about memory Hierarchy. CO4 -U (16) Or
  - (b) Discuss the six basic cache optimization techniques to improve CO4- U (16) the cache performance.
- 15. (a) Explain the concept of address translation in virtual memory with CO4 -U (16) suitable illustrations.

Or

(b) Define : Bus arbitration. What is the need for DMA controller? CO4-U (16) Discuss in detail about the bus arbitration techniques used in the DMA transfer.